@phdthesis{Kreiser2015, author = {Kreiser, Dan}, title = {Optimierung und Erweiterung des IEEE 802.15.4a UWB-Standards f{\"u}r den Einsatz in Automatisierungssystemen}, url = {http://nbn-resolving.de/urn:nbn:de:kobv:co1-opus4-38703}, school = {BTU Cottbus - Senftenberg}, year = {2015}, abstract = {Der Einsatz funkbasierter Steuerungs- und {\"U}berwachungssysteme wird sich in den n{\"a}chsten Jahren in der Automatisierungsindustrie wesentlich erh{\"o}hen. Funkbasierte Systeme sind flexibel, das heißt skalierbar, leicht rekonfigurierbar und mobil. Außerdem sind Funksysteme kosteng{\"u}nstig, insbesondere bei der Wartung. Dennoch m{\"u}ssen diese Systeme hohen Anforderungen gen{\"u}gen, wie Sicherheit, Zuverl{\"a}ssigkeit, Energieverbrauch, Geschwindigkeit und Wirtschaftlichkeit. Besonders wichtig f{\"u}r den Einsatz drahtloser Funktechnologien in Automatisierungssystemen ist die harte Echtzeitf{\"a}higkeit bei Zykluszeiten im Bereich von unter 1 ms bei Netzwerkgr{\"o}ßen von bis zu 127 Knoten bei einer bidirektionalen Kommunikation mit einer Nutzdatenmenge von bis zu 48 Byte je Sensorknoten. Eine weitere Herausforderung ist die Integration dieser Systeme in bestehende Infrastrukturen, wo Koexistenz mit bereits vorhandenen drahtlosen Systemen ein kritischer Faktor ist. Ziel dieser Arbeit ist es, die IR-UWB Funktechnik basierend auf dem Standard IEEE 802.15.4a so zu verbessern, dass sie die hohen Anforderungen der Automatisierungsindustrie erf{\"u}llt. Dabei soll gew{\"a}hrleistet werden, dass die Abweichungen im Vergleich zum Standard m{\"o}glichst gering ausfallen und dass die Vorgaben der Regulierungsbeh{\"o}rden nicht verletzt werden. Diese Anforderungen begrenzen die M{\"o}glichkeiten der Optimierungen stark, was die Aufgabe noch schwieriger macht, aber zugleich wird damit sichergestellt, dass die L{\"o}sungen auch in realen Systemen eingesetzt werden k{\"o}nnen. In dieser Arbeit wurden sowohl komplexe theoretische Ans{\"a}tze als auch Optimierungen der Implementierung ausgearbeitet, in Matlab simuliert und in einem FPGA implementiert. Anschließend wurde ein ASIC gefertigt. Um die hohen zeitlichen Anforderungen zu erf{\"u}llen, wurden die einzelnen Teile des UWB-Frames optimiert. Um dies zu erreichen mussten neue Synchronisations- und Daten{\"u}bertragungs-Verfahren entwickelt werden. Dieses Verfahren erm{\"o}glicht eine parallele bidirektionale Kommunikation mit einer variablen Anzahl an Sensorknoten (bis zu 127). Eine Kombination verschiedener Fehlerkorrekturverfahren (Reed-Solomon-Code und Hamming-Code) wurde untersucht, um die Zuverl{\"a}ssigkeit zu erh{\"o}hen. Zus{\"a}tzlich wurde ein Fehlerkorrekturverfahren f{\"u}r tern{\"a}re Impulssequenzen mit geringem Overhead ausgearbeitet. Dieses Verfahren erlaubt eine ausreichend gute Fehlerkorrektur und erlaubt im Gegensatz zu der Fehlerkorrektur mit dem Reed-Solomon-Code das Einhalten der zeitlichen Anforderungen. Das Hauptergebnis dieser Arbeit ist ein f{\"u}r IR-UWB optimiertes {\"U}bertragungskonzept, welches eine zuverl{\"a}ssige und energieeffiziente Daten{\"u}bertragung von unter 1 ms f{\"u}r einen Master und 127 Slaves erm{\"o}glicht. Teile dieses Verfahrens wurden in Hardware gefertigt und experimentell evaluiert. Wenn alle vorgeschlagenen Optimierungen verwendet werden, kann die Zykluszeit im Vergleich zum IEEE 802.15.4a Standard, um 95\% reduziert werden. Der Energieverbrauch des gesamten Netzwerkes sinkt dabei um 65\%. Einige der vorgeschlagenen Verbesserungen wurden implementiert und f{\"u}r die {\"u}brigen wurde gezeigt, wie sie implementiert werden k{\"o}nnen. Der Einfluss weiterer Faktoren, wie die Umschaltzeit zwischen Sender und Empf{\"a}nger, und deren Auswirkungen auf den Energieverbrauch wurden untersucht. Im Rahmen dieser Doktorarbeit entstand eine standardkonforme IR-UWB Einzelchipl{\"o}sung, die um Eigenschaften erweitert wurde, die vom Standard, abweichen, aber notwendig sind um die Anforderungen der Automatisierungsindustrie zu erf{\"u}llen. Die gefertigte Variante der Einzelchipl{\"o}sung enth{\"a}lt nicht alle in dieser Arbeit vorgeschlagenen Optimierungen, ist aber dennoch in der Lage die Zykluszeit um 57\% zu verk{\"u}rzen. Obwohl dieser Chip viele zus{\"a}tzliche Features bietet, wurde die Komplexit{\"a}t und somit auch die ben{\"o}tigte Chipfl{\"a}che um 43\% reduziert.}, subject = {UWB; Synchronisierung; Automatisierungssystem; Vollduplex; Zuverl{\"a}ssig; IEEE.802.15.4a; Synchronization; Broadcast; Multicast; Ultraweitband; Synchronisierung; Automatisierungssystem; IEEE 802.15.4}, language = {de} } @phdthesis{Petrovic2013, author = {Petrovic, Vladimir}, title = {Design methodology for highly reliable digital ASIC designs applied to network-centric system middleware switch processor}, url = {http://nbn-resolving.de/urn:nbn:de:kobv:co1-opus-29620}, school = {BTU Cottbus - Senftenberg}, year = {2013}, abstract = {The sensitivity of application-specific integrated circuits (ASICs) to single event effects (SEE) can lead to failures of subsystems which are exposed to increased radiation levels in space and on the ground. The work described in this thesis presents a design methodology for a fully fault-tolerant ASIC that is immune to single event upset effects (SEU) in sequential logic, single event transient effects (SET) in combinatorial logic, and single event latchup effects (SEL). Redundant circuits combined with SEL power switches (SPS) are the basis for a design methodology which achieves this goal. Within the standard ASIC design flow enhancements were made in order to incorporate redundancy and SPS cells and, consequently, enable protection against SEU, SET, and SEL. In order to validate the resulting fault-tolerant circuits a fault-injection environment with carefully designed fault models was developed. The moments of fault occurrence and their durations are modeled according to the real effects in actual hardware. The proposed design methodology was applied to an innovative space craft area network (SCAN) central processor unit, known as middleware switch processor. The measurement results presented in this thesis prove the correct functionality of DMR and SPS circuits, as well as the high fault-tolerance of the implemented ASICs along with moderate overhead with respect to power consumption and occupied silicon area. Irradiation measurements demonstrated the correct design and successful implementation of the SPS cell.}, subject = {Kundenspezifische Schaltung; Schaltungsentwurf; Fehlertoleranz; Entwurfsmethodik; Single Event Effects; Latchup Schutz; ASIC Entwurf; Fault-tolerance; Design methodology; Single event effects; Latchup protection; ASIC design}, language = {en} } @phdthesis{SanchezSanchez2006, author = {S{\´a}nchez S{\´a}nchez, David}, title = {Key management for wireless ad hoc networks}, url = {http://nbn-resolving.de/urn:nbn:de:kobv:co1-opus-164}, school = {BTU Cottbus - Senftenberg}, year = {2006}, abstract = {Key management is a fundamental security service to enable secure wireless ad hoc networks (WAHN). To date existing key management solutions based on either public key infrastructures (PKI) or key pre‑distribution scheme (KPS) exhibit limitations for WAHNs. We firstly develop the Hybrid Key Management Infrastructure (HKMI) for WAHNs composed of moderate‑resource devices. The HKMI complements PKI with trust and cooperation protocols to construct an performance efficient security solution. We secondly develop the Deterministic Pairwise Key Pre-Distribution Scheme (DPKPS) for large‑scale dynamic WAHNs composed of low‑resource devices. The DPKPS applies a combinatorial design for the pre-distribution of multiple bivariate polynomial shares to WAHN nodes. Future work comprises further improving the resiliency of the DPKPS, completing a key management infrastructure on the basis of the DPKPS, the design of DPKPS‑based access control mechanisms, and the integration of the HKMI with the DPKPS in a unified key management architecture.}, subject = {Ad-hoc-Netz; Verteiltes System; Key management; Sicherheit; Schl{\"u}sselmanagement; Ad-hoc-Netz; Security; Key management; Ad hoc networks}, language = {en} } @phdthesis{Dietterle2009, author = {Dietterle, Daniel}, title = {Efficient protocol design flow for embedded systems}, url = {http://nbn-resolving.de/urn:nbn:de:kobv:co1-opus-7848}, school = {BTU Cottbus - Senftenberg}, year = {2009}, abstract = {It is predicted that, in the next years, wireless sensor networks could be massively deployed in a wide variety of application areas, such as agriculture, logistics, automation, or infrastructure monitoring. An extremely low power consumption, high dependability, and low cost are common requirements for sensor nodes in all these applications. This can be achieved only by tiny, power-efficient microcontrollers and communication systems integrated on a single chip. Formal description techniques, such as SDL (Specification and Description Language), are suitable to formally prove properties of models designed in these languages. Code generators facilitate the automatic transformation of SDL models into software implementations, while preserving the properties of the model and, thus, achieving high system dependability. The implementations consist of the translated state machine behavior and, additionally, require a run-time environment for model execution. The objective of this work was to investigate an integrated design flow for embedded systems, which should allow the development of efficient and dependable system implementations from abstract SDL specifications. In this thesis, concepts for minimal SDL run-time environment have been devised and realized by an example implementation. Not only pure software implementations should be considered, but starting from these also the hardware/software (HW/SW) partitioning of the system should be supported. For this purpose, a cosimulation framework that allows the coupling of an instruction set simulator (ISS) with a functional SDL simulation has been investigated and prototypically implemented within the scope of this thesis. By shifting functionality to dedicated hardware components it is possible to take computational load from the microcontroller and to decrease the overall energy consumption by reducing the clock frequency and lowering the supply voltage. Due to the use of SDL, the design flow lends itself particularly to the implementation of communication protocols, and is limited to applications with soft real-time requirements. For an SDL-based design flow targeted to resource-constrained embedded systems, concepts and real implementations of minimal SDL run-time environments were lacking. Available software tools, indeed, enable the transformation of SDL models into C code, however for an efficient implementation, an integration into existing real-time operating systems (RTOS) for small microcontrollers is essential. A prototypical implementation of a run-time library for the Reflex RTOS has been created to validate our general concepts. It is about 30 \% faster and consumes less than half of the program memory compared to the operating system independent run-time environment of the tool vendor Telelogic. For simple SDL models, the application requires in total less than 8 kbytes program memory and 1 kbyte RAM. For the evaluation of design alternatives that realize different hardware/software partitionings, instruction set simulators are particularly suitable. They facilitate the identification of performance bottlenecks of the HW/SW system. Test stimuli are required in order to measure the performance and response time of systems under design. The development of an environment that generates such test signals can be a laborious task. Thus, it is reasonable, especially in the design of protocols, to use an SDL simulation of a communication network to generate these test stimuli. Such an SDL model already exists and is the basis for the implementation. The protocol implementation simulated by the ISS then becomes part of the network simulation. An efficient coupling of SDL simulations with instruction set simulators had to be investigated, and a solution is presented in this thesis. Based on the general concepts, a cosimulation framework for the ISS TSIM for the LEON2 processor was realized by the author. The joint SDL and instruction set simulation is very fast, which could be demonstrated by connecting a software implementation of the complex IEEE 802.15.3 medium access control (MAC) protocol with an SDL simulation of a network consisting of four devices. The real execution time for 10 seconds of simulation time amounted to just 50 seconds. The overall design flow was validated by means of a HW/SW implementation of the IEEE 802.15.3 wireless MAC protocol. The author designed a complete SDL model of the protocol and integrated it into Reflex. By using our cosimulation environment for the TSIM simulator, the model was partitioned into hardware and software. For the hardware part, a dedicated protocol accelerator was designed by the author. This hardware component was integrated on a single chip with the LEON2 processor and, finally, manufactured. It could be shown that the presented methodology enables the design and implementation of efficient HW/SW systems. Consequently, it can be applied to the development of dependable and energy-efficient wireless sensor nodes and other embedded systems.}, subject = {Eingebettetes System; Protocol Engineering; Cosimulation; IEEE 802.15.3; Model-based design; Protocol engineering; Cosimulation; IEEE 802.15.3}, language = {en} } @incollection{JavedScheyttBamidietal., author = {Javed, Abdul Rehman and Scheytt, J. Christoph and Bamidi, Eswara Rao and Kallfass, Ingmar and Krishnegowda, Karthik and Kraemer, Rolf}, title = {Real100G.COM}, series = {Wireless 100 Gbps and beyond : architectures, approaches and findings of German Research Foundation (DFG) Priority Programme SPP1655}, booktitle = {Wireless 100 Gbps and beyond : architectures, approaches and findings of German Research Foundation (DFG) Priority Programme SPP1655}, doi = {10.26127/BTUOpen-5914}, publisher = {BTU Cottbus - Senftenberg}, pages = {231 -- 293}, abstract = {In 2012 a group of researchers proposed a basic research initiative to the German Research Foundation (DFG) as a special priority project (SPP) with the name: Wireless 100 Gbps and beyond. The main goal of this initiative was the investigation of architectures, technologies and methods to go well beyond the state of the art. The target of 100 Gbps was set far away from the (at that time) achievable 1 Gbps such that it was not possible to achieve promising results just by tuning some parameters. We wanted to find breakthrough solutions. When we started the work on the proposal we discussed the challenges to be addressed in order to advancing the wireless communication speed significantly. Having the fundamental Shannon boundary in mind we discussed how to achieve the 100 Gbps speed.}, subject = {100 Gbps; Wireless; Drahtlos; Real100G.COM; PSSS; Drahtloses Sensorsystem; Hochfrequenztechnik; Antenne; Terahertzbereich; Energieffizienz}, language = {en} } @incollection{SongRaveFettweisetal., author = {Song, Xiaohang and Rave, Wolfgang and Fettweis, Gerhard and H{\"a}lsig, Tim and Lankl, Berthold and Cvetkovski, Darko and Grass, Eckhard}, title = {MaximumMIMO : millimeter wave line-of-sight spatial multiplexing}, series = {Wireless 100 Gbps and beyond : architectures, approaches and findings of German Research Foundation (DFG) Priority Programme SPP1655}, booktitle = {Wireless 100 Gbps and beyond : architectures, approaches and findings of German Research Foundation (DFG) Priority Programme SPP1655}, doi = {10.26127/BTUOpen-5911}, publisher = {BTU Cottbus - Senftenberg}, pages = {139 -- 166}, abstract = {In 2012 a group of researchers proposed a basic research initiative to the German Research Foundation (DFG) as a special priority project (SPP) with the name: Wireless 100 Gbps and beyond. The main goal of this initiative was the investigation of architectures, technologies and methods to go well beyond the state of the art. The target of 100 Gbps was set far away from the (at that time) achievable 1 Gbps such that it was not possible to achieve promising results just by tuning some parameters. We wanted to find breakthrough solutions. When we started the work on the proposal we discussed the challenges to be addressed in order to advancing the wireless communication speed significantly. Having the fundamental Shannon boundary in mind we discussed how to achieve the 100 Gbps speed.}, subject = {Wireless; 100 Gbps; Drahtlos; Millimeter wave; Line-of-sight spatial multiplexing; MaximumMIMO; Millimeter-Welle; LOS-Raum-Multiplexing; Drahtloses Sensorsystem; Hochfrequenztechnik; Antenne; Terahertzbereich; Energieffizienz}, language = {en} } @phdthesis{Krishnegowda2020, author = {Krishnegowda, Karthik}, title = {Investigation of PSSS technologies to achieve 100 Gbps and beyond}, url = {http://nbn-resolving.de/urn:nbn:de:kobv:co1-opus4-52055}, school = {BTU Cottbus - Senftenberg}, year = {2020}, abstract = {The requirement for wireless communication with a speed beyond 100 Gbps is growing. There are mainly two possible approaches to achieve 100 Gbps system. One approach is to target lower transmission bandwidth and very high spectral efficiency. This method requires advanced digital signal processing operations, which are power-hungry. Another possible path is to go for a high-transmission bandwidth and a moderate spectral efficiency. We decided for this direction to implement a 100 Gbps system. We have chosen parallel sequence spread spectrum (PSSS) as an analog-friendly mixed-signal modulation where most of the baseband processing is in the analog domain, and only a small part is in the digital domain. For the channel equalization, we consider an "effective channel" that takes into account the wireless channel and the effects of the transmitter and receiver hardware impairments. The influence of the nonlinear channel response was analyzed for a PSSS modulated signal by employing the RAPP model for the power amplifier. For the first time, we performed a Hardware-In-The-loop experiment using PSSS modulation in the terahertz band. A PSSS modulated signal at a chip rate of 20 Gcps with spectral efficiency of 4 bit/s/Hz is transmitted using a 230 GHz RF-frontend operating in the linear range to achieve a data rate of 80 Gbps. One more important property is that the channel estimation and equalization are performed in the analog domain. A high-speed channel equalization algorithm was developed and implemented on FPGA/ASIC, which operates at(1/10)th of PSSS symbol rate. A parallel PSSS encoder transmitter architecture was designed to work at a high chip rate, and it was implemented on FPGA /ASIC and had an energy efficiency of 0.21 pJ bit-1 on 28nm ASIC. In this Thesis, we put forward a case for the analog-friendly modulation scheme called PSSS. This scheme does not only modulates the signal but rather builds up an eco-system (such as channel estimation, equalization, and synchronization), which is responsible for the baseband operation.}, subject = {Submillimeter-wave; Broadband receiver; PHY layer; Hardware-in-the-loop; Wireless; Drahtlos; Submillimeterwelle; Breitband-Empf{\"a}nger; THz; PSSS; Drahtloses lokales Netz; Breitbandempf{\"a}nger; Hardware-in-the-loop; Terahertzbereich}, language = {en} } @phdthesis{Zeidler2013, author = {Zeidler, Steffen}, title = {Enabling functional tests of asynchronous circuits using a test processor solution}, url = {http://nbn-resolving.de/urn:nbn:de:kobv:co1-opus-29643}, school = {BTU Cottbus - Senftenberg}, year = {2013}, abstract = {During the last years, the asynchronous design style has been rediscovered as a potential solution to upcoming design issues in deep-submicron technologies. However, besides the lack of commercial tools supporting this design style, one major challenge is the test of asynchronous designs. Especially their event-driven behavior leads to problems during test. Basically, the timing of asynchronous circuits is determined by gate and wire delays that are sensitive to variations of environmental parameters (process, voltage and temperature). This leads to uncertainties in the timing of the responses. Consequently, standard commercial test systems cannot be used, because such systems read the responses at specific cycles and, therefore, could reject fault-free devices. Furthermore, available hardware testers are, in principle, not designed to react to signal events from the design-under-test as it is necessary to establish asynchronous communication via handshake signalling. As a result, even simple functional tests that only apply stimuli and read the responses of the design-under-test cannot be realized without preparatory measures. This work addresses these issues and proposes a concept to enable functional tests of asynchronous designs. The concept is based on a special test processor that provides generic interfaces used to establish asynchronous handshake communication with a device-under-test. By this, elastic functional tests can be realized that overcome the static timing of conventional tests and emulate the real operating environment of the design. Apart from the generic test processor architecture, an essential part of the concept deals with the establishment of the processor as a stand alone or embedded test equipment. A workflow is provided that describes how the device-under-test can be embedded into the test processor environment for performing the tests. Besides the interconnection between the asynchronous design and the test processor, this especially includes the generation of programs that realize the functional tests of the design. A methodology is introduced that generates the desired programs for the processor from a standard functional simulation of the design-under-test. Based on the generic concept, a framework including both a test processor implementation and the realization of the program generation is delivered. In order to evaluate the entire concept, this framework has been applied to functionally test an asynchronous arithmetic-logic-unit. In combination with additional experiments, conducted to determine the required resources, it has been shown that the introduced concept is a suitable approach to test asynchronous designs.}, subject = {Asynchrones Schaltwerk; Pr{\"u}ftechnik; Fehlererkennung; Asynchrone Schaltungen; Funktionaltest; Testprozessor; Transferprotokoll; Nichtdeterminismus; Asynchronous circuits; Functional test; Test processor; Transfer protocol; Nondeterminism}, language = {en} } @incollection{CarlowitzVossiekGirgetal., author = {Carlowitz, Christian and Vossiek, Martin and Girg, T. and Dietz, M. and Schrotz, A.-M. and Maiwald, T. and Hagelauer, A. and Weigel, R. and Ghaleb, Hatem and Carta, Corrado and Ellinger, Frank and Du, Xuan-Quang and Gr{\"o}zing, Markus and Berroth, Manfred}, title = {SPARS : simultaneous phase and amplitude regenerative sampling}, series = {Wireless 100 Gbps and beyond : architectures, approaches and findings of German Research Foundation (DFG) Priority Programme SPP1655}, booktitle = {Wireless 100 Gbps and beyond : architectures, approaches and findings of German Research Foundation (DFG) Priority Programme SPP1655}, doi = {10.26127/BTUOpen-5908}, publisher = {BTU Cottbus - Senftenberg}, pages = {37 -- 74}, abstract = {In 2012 a group of researchers proposed a basic research initiative to the German Research Foundation (DFG) as a special priority project (SPP) with the name: Wireless 100 Gbps and beyond. The main goal of this initiative was the investigation of architectures, technologies and methods to go well beyond the state of the art. The target of 100 Gbps was set far away from the (at that time) achievable 1 Gbps such that it was not possible to achieve promising results just by tuning some parameters. We wanted to find breakthrough solutions. When we started the work on the proposal we discussed the challenges to be addressed in order to advancing the wireless communication speed significantly. Having the fundamental Shannon boundary in mind we discussed how to achieve the 100 Gbps speed.}, subject = {100 Gbps; Wireless; Drahtlos; Simultaneous phase sampling; Amplitude regenerative sampling; Amplituden-regenerativ-Sampling; Simultanes Phasen-Sampling; Drahtloses Sensorsystem; Hochfrequenztechnik; Antenne; Terahertzbereich; Energieffizienz}, language = {en} } @phdthesis{TroyaChinchilla2004, author = {Troya Chinchilla, Alfonso Lu{\´i}s}, title = {Synchronization and channel estimation in OFDM - algorithms for efficient implementation of WLAN systems}, url = {http://nbn-resolving.de/urn:nbn:de:kobv:co1-000000566}, school = {BTU Cottbus - Senftenberg}, year = {2004}, abstract = {This Dissertation is a contribution to the design of the Synchronization and Channel Estimation algorithms in Wireless OFDM systems, paying special attention to their implementation. After investigation of the main impairments affecting OFDM in a wireless transmission, the Dissertation obtains solutions for all the blocks forming the so-called Inner Receiver. The IEEE 802.11a standard is taken in this work as a reference, since this is the first standard proposal in which OFDM is applied for wireless LAN with transmission rates of up to 54 Mbps. The low-power feature of our proposals has been demonstrated by designing an Integrated Circuit fully compatible with the IEEE 802.11a specifications. Results show that the power figures expected for our design are very competitive in comparison with the results reported by other research groups and companies working in this field.}, subject = {Drahtloses lokales Netz; OFDM; {\"U}bertragungskanal; Sch{\"a}tzung; Synchronisierung; VLSI @ IEEE 802.11; HIPERLAN/2; OFDM; {\"U}bertragungskanal; 802.11a; Kanalsch{\"a}tzung; HiperLAN2; OFDM; Synchronisation}, language = {en} } @phdthesis{Maaser2010, author = {Maaser, Michael}, title = {Design and realization of privacy guaranteeing means for context-sensitive systems}, isbn = {978-3-8322-9448-9}, url = {http://nbn-resolving.de/urn:nbn:de:kobv:co1-opus-19596}, school = {BTU Cottbus - Senftenberg}, year = {2010}, abstract = {Privacy issues are becoming more and more important, especially since the cyber and the real world are converging up to certain extent when using mobile devices. Means that really protect privacy are still missing. The problem is, as soon as a user provides data to a service provider the user looses control over her/his data. The simple solution is not to provide any data but then many useful services, e.g., navigation applications, cannot be used. The dissertation addresses two aspects of privacy protection. The first aspect regards not producing private information if possible. Such unnecessary information are traces of access controlled service uses. Hence, one approach in this dissertation enables k-anonymous authorization for services uses. It equips the users of the system with trusted pseudonymous certificates reflecting their respective authorizations. Analogous to anonymous e-cash, the certificates are issued by a trusted authority with knowledge of the actual authorizations of an identified user. The certificates can be verified by any service supported by the trusted authority but without knowledge of the user's identity. Not even the issuing authority is able to reveal the users identity from the pseudonym of a certificate. Hence, service usage cannot be tracked, neither by the service nor by the authority. This protects the privacy of service usage behavior of users. The second aspect of privacy protection is to remain in control over private data released to others. Temporary release of private data is essential to context-sensitive services, which rely on these context data to provide or improve added value. Therefore, the dissertation designs a Privacy Guaranteeing Execution Container (PGEC), which enables applications to access private user data and guarantees that the user data is deleted as soon as the service or application is finished. Basically, the concept is that the application obtains access to the user data in a specially protected and certified environment, the PGEC. The PGEC also restricts the communication between the application and the service provider to what is explicitly allowed by the service user. In addition to those means, the PGEC also implements countermeasures against malicious attacks such as modified host systems and covert channel attacks, which might be misusing CPU load to signal data out of the PGEC. Thus, the PGEC guarantees a "one time use" of the provided private data.}, subject = {Digital Rights Management; Datenschutzfreundliche Techniken; Anonymit{\"a}t; DRM; Dateneinmalnutzung; Privacy enhancing techniques; Anonymity; DRM; One-time-use of data}, language = {en} } @phdthesis{Ortmann2010, author = {Ortmann, Steffen}, title = {Definition and configuration of reliable event detection for application in wireless sensor networks}, isbn = {978-3-8322-9445-8}, url = {http://nbn-resolving.de/urn:nbn:de:kobv:co1-opus-19602}, school = {BTU Cottbus - Senftenberg}, year = {2010}, abstract = {Ubiquitous systems based on wireless sensor networks will amazingly increase our quality of life. These systems are to be deployed in large areas with high density where hundreds or thousands of nodes are used. Certainly that demands to use low cost devices with limited resources, which in turn are prone to faulty behaviour. This work introduces a novel concept for wireless sensor network configuration considering fault tolerance, energy efficiency and convenience as primary goals while being tailored to user needs. It allows to ignore low-level details like node resources, network structures, node availability etc. and enables the programmer to work on a high abstraction level, namely the event itself including event related constraints. The definition of events characterising real world phenomena is of prominent use in sensor networks. The presented concept autonomously configures and monitors events, even if it requires to organise collaboration between nodes to deliver the results. The contribution of this work is threefold. An intuitive XML-based ESL simplifies event configuration to a level that is even suitable for non-professionals. It features hardware independent description elements to define complex phenomena and enhances these by tailor-made voting schemes and application constraints. Based on that, a novel, fully decentralised mechanism to autonomously set up distributed event detection called EDT and a cost efficient means to maintain such EDT, are presented. EDTs can be efficiently constructed on every device by using a tiny generating finite state machine requiring eight states only. It enables every node to self-divide event queries according to its own resources and self-adapt to the tasks assigned. Simultaneously, the EDT provides the interface for efficient collaboration using a lease-based publish/subscribe approach. The simulations clearly show that this concept works well and the applied collaboration scheme outperforms even idealised acknowledgement-based approaches. On top of the EDT, a means is developed that enhances the reliability of detection beyond the scope of Boolean event decision. It examines behavioural trends in sensor readings to indicate the significance of actual measurements in relation to the configured event. Measured data is investigated in detail to finally attach a significance indicator "is" to each event. This automatically generated indicator shall support users or overlaying systems in decision-making. In the example scenario based on data of real test cases, the "is" indicates a flaming fire 88 seconds and a smouldering fire 48 seconds before the threshold-based method triggers the alarm.}, subject = {Drahtloses Sensorsystem; Zuverl{\"a}ssigkeit; Zuverl{\"a}ssigkeit; Ereigniserkennung; Verbraucherfreundlichkeit; Drahtlose Sensornetze; Reliability; Event detection; Usability; Wireless Sensor Networks}, language = {en} } @phdthesis{Glišić2010, author = {Glišić, Srđan}, title = {Design of fully integrated 60 GHz OFDM transmitter in SiGe BiCMOS technology}, url = {http://nbn-resolving.de/urn:nbn:de:kobv:co1-opus-22062}, school = {BTU Cottbus - Senftenberg}, year = {2010}, abstract = {The goal of this thesis is the analysis of the challenges and finding solutions for the design of mm-wave transceivers. The work presented here is focused on design of transmitter (TX) components, which are critical for the performance of the whole analog front-end. Phase-locked loop (PLL) phase noise is optimized, an image-rejection filter and a high 1 dB compression point (P1dB) power amplifier (PA) are designed. The PLL phase noise optimization is presented and different PLL topologies are compared. A new optimized recipe for calculating PLL parameters of a forth order PLL is presented. Using this approach the spurious sidebands can be reduced by up to 10 dB. The image-rejection filter chapter analyzes the challenges related to the design of the integrated image-rejection filter. The analysis presented here is the first on integrated filters for the 60 GHz band, because the previously published work dealt with on-board filters. The main problems related to the design of integrated filters arise from the low quality factor of the integrated resonators. The effects are high insertion loss and low selectivity. Two measures to reduce the insertion loss of the image-rejection filters were suggested. One is to design the filter as broadband. This measure deteriorates selectivity, so the minimum required image-rejection will limit the width of the passband. The second measure is to design the filter as broadband with non-equidistant transmission zeros (i.e. asynchronously tuned filter). This measure will improve both the insertion loss and the image-rejection. The challenges related to the design of mm-wave PAs with high P1dB are analyzed and the procedure of the PA design is presented. The difficulties related to the PA design and layout are discussed and optimum solutions presented. Limits of different power combining techniques for integrated PAs are discussed. Effects of poor on-chip ground connection are analyzed. Different causes for P1dB degradation are analyzed. The produced PA features a differential cascode topology. The layout is symmetrical and presents a virtual ground on the symmetry line for the differential signal. The optimized schematic and a symmetrically drawn layout resulted in a 17 dBm measured P1dB. It was the highest reported P1dB in 60 GHz SiGe PAs when it was published. The fully integrated TX was used for data transmission with data rate of 3.6 Gbit/s (with coding 4.8 Gbit/s) over 15 meters. This is the best result in the class of 60 GHz AFEs without beamforming.}, subject = {OFDM; Hochfrequenztechnik; Sender; 60 GHz; Leistungsverst{\"a}rker; SiGe; OFDM; Transmitter; 60 GHz; Power Amplifier; SiGe; OFDM}, language = {en} } @phdthesis{Krstic2006, author = {Krstic, Milos}, title = {Request-driven GALS technique for datapath architectures}, url = {http://nbn-resolving.de/urn:nbn:de:kobv:co1-000000888}, school = {BTU Cottbus - Senftenberg}, year = {2006}, abstract = {In this thesis a novel Globally Asynchronous Locally Synchronous (GALS) technique applicable to wireless communication systems and generally to datapath architectures is presented. The proposed concept is intended for point-to-point communication with very intensive but bursty data transfer. This concept is based on a request-driven operation of locally synchronous modules. The key idea is that a module can use the input request signal as its clock while receiving a burst of data. The developed GALS technique is applied to the design of an IEEE 802.11a compliant baseband processor with the aim to alleviate the problems of system integration, power consumption and electro-magnetic interference. The GALS design was compared with a synchronous version of the baseband processor. In our experimental setup we have measured a 1\% reduction in dynamic power consumption, 30\% reduction in instantaneous supply voltage variations, and 5 dB reduction in spectral noise.}, subject = {GAL ; GALS; Systemintegration; Asynchroner Entwurf; EMI; BIST}, language = {en} } @phdthesis{Wang2008, author = {Wang, Li}, title = {Millimeter-wave Integrated Circuits in SiGe:C Technology}, url = {http://nbn-resolving.de/urn:nbn:de:kobv:co1-opus-5993}, school = {BTU Cottbus - Senftenberg}, year = {2008}, abstract = {During the last decades the research and implementation of integrated circuits in W-band (Frequencies from 75 GHz to 111 GHz) or frequencies beyond were mainly dominated by GaAs technologies due to their high-performance devices. However, the low-cost requirement of commercial consumer products limits the application of GaAs technologies. Recently, the advents of 200 GHz fT SiGe:C technologies pave the way for realizing the millimeter-wave circuits with their lower cost and excellent performance. This work is focused on the design and implementation of circuits in IHP's low-cost SiGe:C technology at W-band and frequencies beyond. Different types of high-speed frequency dividers as benchmarking circuits are designed and measured to show the speed and power performance of the SiGe technology in this work. Furthermore, this work includes the design and implementation of 77 GHz/79 GHz automotive radar front-end circuits. The results are compared with the state-of-the-art to demonstrate the performance of the circuit and technology. The aim is to show the design techniques and the possibility of adopting IHP's low-cost SiGe:C technology to realize high performance circuits for high-speed applications such as future automotive radar system.}, subject = {Integrierte Mikrowellenschaltung; Silicium; Germanium; MMiC; Integrierte Millimeterwellenschaltung; Millimeter-wave; IC; SiGe; HBT; W-band}, language = {en} } @phdthesis{Borokhovych2011, author = {Borokhovych, Yevgen}, title = {High-speed data capturing components for Super Resolution Maximum Length Binary Sequence UWB Radar}, url = {http://nbn-resolving.de/urn:nbn:de:kobv:co1-opus-24501}, school = {BTU Cottbus - Senftenberg}, year = {2011}, abstract = {Within framework of UKoLoS project the new Super Resolution Maximum Length Binary Sequence UWB Radar (M-sequence radar) was developed. The radar consists of an M-sequence generator, transmitter front-end, receiver front-end, data capturing device and data processing blocks, whose design responsibilities were carried out by four institutions. In this thesis the design and measurements of the data capturing device components is described. Logically the data capturing device can be divided into three parts; a capturing part, realized with the high-speed analog-to-digital converter, a predictor, realized with the high-speed digital-to-analog converter and a subtraction amplifier, which in this particular work is integrated into the receiver front-end. The main challenge of the work is to implement the A/D converter, which works at full speed of the radar. Despite the radar architecture allows capturing data with undersampling, it leads to waste of transmitted energy. Therefore the ADC has to capture reflected signal with the full system clock rate of 10 GHz and should have a full Nyquist 5 GHz effective resolution bandwidth. Implementation of the conventional 4-bit full flash ADC with specified bandwidth is not possible in the IHP SiGe BiCMOS technology because some critical blocks, namely the reference network, can not achieve 5 GHz effective resolution bandwidth. To overcome this problem a new configuration of the differential reference network is proposed. The new reference network has a segmented, free configurable architecture. As extreme case it can be realized as a full parallel network and in such configuration the maximal bandwidth can be achieved. The proposed network was implemented in the A/D converter and measured. The bandwidth of the ADC with new network is several times higher than the bandwidth of the conventional ADC,while keeping power dissipation the same. Further the proposed network has possibility to equalize the bandwidth in each output node and in that way optimize overall power dissipation. The other advantage is the possibility of electronic calibration of separate voltage shift in the network. The second component of the data capturing device is the D/A converter, which is required to have the accuracy which corresponds to full accuracy of the data capturing device, better than 0.2\% in our case. Measurements showed that error due to mismatch of the components was 10 times higher than required. To meet the accuracy specification an external off-line calibration of the DAC was implemented. Using calibration the predictor errors less than 0.15\% were achieved.}, subject = {Analog-Digital-Umsetzer; Digital-Analog-Umsetzer; Analog-Digital-Wandler; Digital-Analog-Wandler; Folge-HalteVerst{\"a}rker; M-Sequenz UWB-Radar; Analog-to-digital converter; Full flash; Track-and-hold amplifier; Reference network}, language = {en} } @phdthesis{Sun2009, author = {Sun, Yaoming}, title = {Design of an integrated 60 GHz Transceiver Front-End in SiGe:C BiCMOS Technology}, url = {http://nbn-resolving.de/urn:nbn:de:kobv:co1-opus-11384}, school = {BTU Cottbus - Senftenberg}, year = {2009}, abstract = {This thesis describes the complete design of a low cost 60 GHz front end in SiGe BiCMOS technology. It covers the topics of a system plan, designs of building blocks, designs of application boards and real environment tests. Different LNA and mixer topologies have been investigated and fabricated. Good agreements between measurements and simulations have been achieved by using the self-developed component models. A transceiver front end system is built based on these blocks. A heterodyne architecture with a 5 GHz IF is adopted because it is compatible with the standard IEEE 802.11a, which allows the reuse of some existing building blocks of the 5 GHz transceiver. The transceiver chips are assembled onto application boards and connected by bond-wires. Bond-wire inductances have been minimized by using a cavity and compensated by an on board structure. The front end has been tested by both QPSK and OFDM signals in an indoor environment. Clear constellations have been measured. This was the first silicon based 60 GHz demonstrator in Europe and the second in the world.}, subject = {MMIC; Hochfrequenzschaltung; Transceiver; 60-GHz-Transceiver; MMIC; Integrierte Hochfrequenzschaltungen; Einchip-L{\"o}sung; Drahtlose Kommunikation; 60 GHz transceiver; MMIC; RFIC; Single chip solution; Wireless communication}, language = {en} } @phdthesis{Knobloch2018, author = {Knobloch, Florian}, title = {Energieeffiziente Beleuchtung unter Ber{\"u}cksichtigung einer verteilten Steuerung und eines redundanten Kommunikationssystems}, url = {http://nbn-resolving.de/urn:nbn:de:kobv:co1-opus4-45480}, school = {BTU Cottbus - Senftenberg}, year = {2018}, abstract = {Das Thema siedelt sich im Bereich Smart-City an. Die Einsparung von Energie ist in der {\"o}ffentlichen Straßenbeleuchtung von Interesse. Die Intention ist eine Automatisierung der Beleuchtungsanlage unter Nutzung einer drahtlosen Kommunikation. Ziel ist die Untersuchung des Einsparpotentials, der ben{\"o}tigten Datenraten und der Robustheit. Die physiologischen Bed{\"u}rfnisse des Verkehrsteilnehmers zur Einhaltung der Verkehrssicherheit werden konsequent ber{\"u}cksichtigt. Die Umr{\"u}stung auf eine automatisierte Beleuchtung lohnt sich besonders in l{\"a}ndlichen Regionen oder Anliegerstraßen, wobei in Tempo-30-Zonen eine optimale Energieeffizienz existiert. Aufgrund eines beleuchteten Anhalteweges existieren maximale Einsparungen. Das Optimum wird durch eine Extremwertanalyse bewiesen und ausf{\"u}hrlich untersucht. Die Einsparung h{\"a}ngt haupts{\"a}chlich von der Verkehrsst{\"a}rke, der Verkehrsgeschwindigkeit und der Dimmstufe ab. Die lineare Abh{\"a}ngigkeit von der Dimmstufe wird bei einer geringen Verkehrsst{\"a}rke durch eine Grenzwertanalyse gezeigt. 70 \% Energie l{\"a}sst sich im Gegensatz zu einer Dauerbeleuchtung mit typischen Parametern sparen. Im Gegensatz zu anderen L{\"o}sungskonzepten erreicht das entwickelte Moving-Light-System Mehreinsparungen von bis zu 23 \%. Lichtplaner und Kommunen k{\"o}nnen {\"o}rtliche Sparpotentiale mit dem neuen Modell berechnen, um zu pr{\"u}fen ob sich eine Umr{\"u}stung {\"u}berhaupt lohnen w{\"u}rde. Die ben{\"o}tigte Steuerung wird abstrakt beschrieben und mit Simulink verifiziert. Zur Verbesserung der Robustheit werden das schon vorhandene Licht und die ggf. schon vorhandenen Detektoren als redundantes {\"U}bertragungsmedium untersucht. Die Nutzung des sichtbaren Lichtes lohnt sich, wenn gleichzeitig solare Energiegewinne gew{\"u}nscht sind, weil der notwendige Aperturdurchmesser des Detektors im Bereich mehrerer 10 cm liegt. Neben der optischen Kommunikation wird die Helligkeit benachbarter Leuchten automatisch mitgemessen. Dies erm{\"o}glicht die Detektion von Fehlerzust{\"a}nden f{\"u}r eine verbesserte Wartung oder f{\"u}r die Aktivierung m{\"o}glicher redundanter Fail-Safe-Funktionen. Eine hop-weise Lokalisierung wird in dem Multihopsystem ausgenutzt, damit die Steuerung ohne Kartenmaterial und Kompasssensor auskommt. Weitere Arbeit besteht bei der Quantifizierung der Eingangsparameter vom Menschen um den Lichtbedarf zu decken. Aufgrund der anwendungsorientierten Problemstellung liegt ein Querschnittsthema aus der Verkehrswissenschaft, Automatisierungstechnik, Kommunikationstechnik und Optik vor. Es wird eine Forschungshypothese vorangestellt. Sie dient als Leitfaden und stellt die wesentlichen Erkenntnisse vorweg.}, subject = {Energieeffiziente Beleuchtung; Nutzerzentriertes Design; Echtzeit; Kabellose Kommunikation; Intelligente Straßenbeleuchtung; Energy efficient systems; User-centred design; Location-aware applications; Real-time wireless communication; Intelligent street lighting; Straßenbeleuchtung; Energieeffizienz; Smart City; Kommunikationssystem}, language = {de} } @phdthesis{Babić2021, author = {Babić, Milan}, title = {GALS methodology for substrate noise reduction in mixed-signal integrated circuits}, url = {http://nbn-resolving.de/urn:nbn:de:kobv:co1-opus4-57264}, school = {BTU Cottbus - Senftenberg}, year = {2021}, abstract = {Mixed signal integrated circuits (MSICs) contain both analog and digital circuitry, integrated together on the same die. While this integration brings many benefits, it also gives rise to the issue of substrate noise coupling between the noisy digital circuitry and noise-sensitive analog circuitry. In order to counteract this issue, various substrate noise reduction methodologies had been developed so far. This thesis explores a new approach in substrate noise reduction - using a GALS (globally-synchronous, locally-asynchronous) design strategy for the digital part of a MSIC, in order to reduce the noise generation at its source. GALS architectures consist of several locally synchronous modules (LSMs) which communicate asynchronously to each other. By converting an initially synchronous architecture of digital circuitry into a GALS architecture, simultaneous switching noise generated by this circuitry can be reduced. While GALS had already been used for reducing other types of simultaneous switching noise, this is, to the best of the author's knowledge, the first attempt to develop a GALS-based methodology for substrate noise reduction. In order to be able to theoretically analyze GALS-based methodologies for substrate noise suppression, corresponding models at high abstraction level for substrate noise generation and substrate noise propagation in lightly doped substrates (which is a type of substrate mostly used for MSICs) have been developed. These models have further been used for developing two new GALS-based substrate noise reduction methodologies: harmonic-balanced plesiochronous GALS partitioning (HB) and harmonic-and-area-based plesiochronous GALS partitioning with power domain separation (HAB). A theoretical analysis has shown that HB can reach substrate noise attenuation of up to 20log⁡(M), where M is the number of LSMs of the resulting GALS system. On the other hand, the attenuation achievable by HAB depends on the distribution of switching current harmonics and area among the partitions, as well as from the substrate itself. For each of the two methodologies, a suitable partitioning procedure for a practical application has been developed; these partitionig procedures have been numerically evaluated in MATLAB. HB has further been embedded within the EMIAS CAD tool, where it has been evaluated on a real design example - a wireless sensor node. A special case of HAB for low frequencies has been applied for developing a test chip called SGE (power domain Separation and Galsification Experiment). The measurements on silicon have proved the applicability of the methodology.}, subject = {GALS; Plesiochronous clocking; Simultaneous switching noise; Substrate noise; MSIC; Plesiochrones Takten; Simultanes Schaltrauschen; Substratrauschen; Partitionierung; LSM; GALS; Mixed-Signal-Schaltung; Rauschunterdr{\"u}ckung}, language = {en} } @phdthesis{Dietrich2021, author = {Dietrich, Steven}, title = {Methods of evaluation and improvement on cascaded wired and wireless real-time communication networks for factory automation}, doi = {10.26127/BTUOpen-5483}, url = {http://nbn-resolving.de/urn:nbn:de:kobv:co1-opus4-54833}, school = {BTU Cottbus - Senftenberg}, year = {2021}, abstract = {Factory automation applications require a communication system that concurrently supports them with determinism, reliability, short communication cycles, and precise synchronization as well as mobility and extensibility. However, neither currently employed wired nor available wireless communication networks support all of these requirements at once. On the one hand, wired networks lack mobility and extensibility. On the other hand, wireless networks do not support reliability or determinism due to the stochastic nature of wireless channels. Moreover, none of the available wireless networks enable transmission latencies of 1 ms and below. Therefore, they cannot support the required short communication cycles. However, various research initiatives and the currently developed 5G standard promise to overcome these limitations at least partially. Nevertheless, even a corresponding wireless network will not directly replace all wired connections, but will initially be used for subsections of the data transmission, where e.g. mobility is of utmost importance. Accordingly, cascaded communication networks consisting of hierarchically ordered, wired and wireless subnetworks will emerge. In this thesis, we investigate effects and dependencies of such a cascading for the real-time communication of factory automation applications. Therefore, we have to find methods to interconnect arbitrary wired and wireless communication networks such that we can maintain the reliable real-time performance of wired subnetworks and the mobility of wireless subnetworks without, or at most with minimal performance degradation. Ideally, with a cascaded network, no hardware or software adjustments will be necessary compared to the individual networks deployed today. Based on a delimiting review of different application areas and a dedicated use case analysis of typical factory automation applications, we derive the most challenging requirements that have to be fulfilled by cascaded communication networks. According to this review, we present several methods to reduce the overall transmission latency in cascaded networks. Starting with analyzing different interface concepts and continuing with frame conversion methods, we achieve a decision-making basis to select dedicated subnetworks for a cascaded network that can be used for closed-loop control applications. Additionally, we develop methods to optimize the parametrization of individual subnetworks with respect to the overall communication, such that the end-to-end transmission latency can be drastically reduced. For verification, we design a generic model for analyzing the timing behavior of arbitrary communication networks and verify it based on an analysis of a machine tool application scenario. Additional measurements based on a real demonstrator implementation corroborate that, in industrial application, cascaded communication networks can provide competitive performance compared to the currently used wired networks.}, subject = {Cascaded networks; Factory automation; Real-time communication; Kaskadiertes Netzwerk; Fabrikautomatisierung; Echtzeitkommunikation; Telekommunikationsnetz; Echtzeitverarbeitung; Automatisierung}, language = {en} }