TY - CHAP A1 - Babic, Milan A1 - Zeidler, Steffen A1 - Krstic, Milos T1 - GALS Partitioning Methodology for Substrate Noise Reduction in Mixed-Signal Integrated Circuits T2 - 22nd IEEE International Symposium on Asynchronous Circuits and Systems (ASYNC 2016), 8-11 May, Porto Alegre, Brazil, 2016 Y1 - 2016 SN - 978-1-4673-9007-1 SP - 67 EP - 74 PB - IEEE CY - Piscataway, NJ ER - TY - CHAP A1 - Babic, Milan A1 - Krstic, Milos T1 - A Coarse Model for Estimation of Switching Noise Coupling in Lightly Doped Substrates T2 - 18th IEEE Symposium on Design and Diagnostics of Electronic Circuits and Systems (DDECS), Belgrade, Serbia, 2015 Y1 - 2015 SN - 978-1-4799-6780-3 SN - 978-1-4799-6779-7 SP - 217 EP - 222 PB - IEEE CY - Piscataway, NJ ER - TY - CHAP A1 - Babic, Milan A1 - Fan, Xin A1 - Krstic, Milos T1 - Frequency-Domain Modeling of Ground Bounce and Substrate Noise for Synchronous and GALS Systems T2 - 25th International Workshop on Power and Timing Modeling, Optimization and Simulation (PATMOS), 1-4 Sept. Salvador, Brazil 2015 Y1 - 2015 SN - 978-1-4673-9419-2 SP - 126 EP - 132 PB - IEEE CY - Piscataway, NJ ER - TY - CHAP A1 - Babic, Milan A1 - Krstic, Milos T1 - GALS Methodology for Substrate Noise Reduction in BiCMOS Technologies T2 - Proceedings, Workshop on Manufacturable and Dependable Multicore Architectures at Nanoscale (MEDIAN), Tallinn, Estonia, 2015 Y1 - 2015 UR - http://www.median-project.eu/wp-content/uploads/MEDIAN-Finale-s2-3.pdf ER - TY - CHAP A1 - Babic, Milan A1 - Krstic, Milos T1 - A Substrate Noise Reduction Methodology Based on Power Domain Separation of GALS Subcomponents T2 - 27th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS), September 25-27, 2017, Aristotle University Research Dissemination Center (KEDEA), Thessaloniki, Greece Y1 - 2017 SN - 978-1-5090-6462-5 U6 - https://doi.org/10.1109/PATMOS.2017.8106981 SP - 6 PB - IEEE CY - Piscataway, NJ ER - TY - CHAP A1 - Krstic, Milos A1 - Fan, Xin A1 - Babic, Milan A1 - Grass, Eckhard A1 - Bjerregaard, T. A1 - Yakovlev, A. T1 - Reducing Switching Noise Effects by Advanced Clock Management T2 - 11th International Workshop on the Electromagnetic Compatibility of Integrated Circuits (EMC Compo), 4-8 July, St. Petersburg, Russia 2017 Y1 - 2017 SN - 978-1-5386-2689-4 SP - 3 EP - 8 PB - IEEE CY - Piscataway, NJ ER - TY - CHAP A1 - Andjelkovic, Marko A1 - Babic, Milan A1 - Li, Yuanqing A1 - Schrape, Oliver A1 - Krstic, Milos A1 - Kraemer, Rolf T1 - Use of Decoupling Cells for Mitigation of SET Effects in CMOS Combinational Gates T2 - 25th IEEE International Conference on Electronics Circuits and Systems (ICECS 2018), Bordeaux, France, 09 - 12 December 2018 Y1 - 2018 SN - 978-1-5386-9562-3 SN - 978-1-5386-9116-8 U6 - https://doi.org/10.1109/ICECS.2018.8617996 SP - 361 EP - 364 PB - IEEE CY - Piscataway, NJ ER -